"Alerted.org

Job Title, Industry, Employer
City & State or Zip Code
20 mi
  • 0 mi
  • 5 mi
  • 10 mi
  • 20 mi
  • 50 mi
  • 100 mi
Advanced Search

Advanced Search

Cancel
Remove
+ Add search criteria
City & State or Zip Code
20 mi
  • 0 mi
  • 5 mi
  • 10 mi
  • 20 mi
  • 50 mi
  • 100 mi
Related to

  • ASIC Implementation Engineer - Synthesis

    Meta (Sunnyvale, CA)



    Apply Now

    Summary:

    Meta is hiring ASIC Implementation Engineers within our Infrastructure organization. We are looking for individuals with experience in front-end implementation from RTL to netlist, including RTL Lint, CDC analysis, timing constraints, synthesis to build efficient System on Chip (SoC) and IP for data center applications.

    Required Skills:

    ASIC Implementation Engineer - Synthesis Responsibilities:

    1. Run Logic/Physical Synthesis using advanced optimization techniques and generate optimized Gate Level Netlist for Timing, Area, Power.

    2. Debug the timing/area/congestion issues and work with RTL & Physical designers to resolve them.

    3. Perform Power Estimation at RTL and Gate Level and identify power reduction opportunities.

    4. Run Formal Verification checks between RTL and Gate level netlist and debug the aborts, inconclusive and Logic Equivalency failures.

    5. Perform RTL Lint and work with the Designers to create waivers.

    6. Perform RTL DFT Analysis and improve the DFT coverage for Stuck-at faults.

    7. Develop Timing Constraints for RTL-Synthesis and PrimeTime-STA for the blocks and the top-level including SOC. Analyze the inter-block timing and come up with IO budgets for the various partition blocks.

    8. Developing Automation scripts and Methodology for all FE-tools including (Lint, CDC, RDC, Synthesis, STA, Power).

    9. Work closely with the Design Engineers, DV Engineers, Emulation Engineers in supporting them with the handoff tasks. Interact with Physical Design Engineers and provide them with timing/congestion feedback.

    Minimum Qualifications:

    Minimum Qualifications:

    10. 10+ Years of experience as a Front End Synthesis & Integration Engineer

    11. Experience with RTL Synthesis and design optimization for Power, Performance, Area.

    12. Knowledge of front-end and back-end ASIC tools.

    13. Experience with RTL design using SystemVerilog or other HDL.

    14. Experience managing multiple design releases and working with cross functional teams to support and debug timing, area, power issues.

    15. Experience with communicating across functional internal teams and vendors.

    16. Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience

    Preferred Qualifications:

    Preferred Qualifications:

    17. Experience in SOC Design Integration and Front-End Implementation.

    18. Knowledge of Physical Design flow such as Floorplanning, CTS, Routing

    19. Good Understanding of Timing/physical libraries, SRAM Memories.

    20. Knowledge of STA signoff and understanding of AOCV, POCV

    21. Experience with low power techniques for reducing power.

    22. Experience with EDA tools and scripting languages (Python, TCL) used to build tools and flows

    23. Experience with Design Compiler, Spyglass, PrimeTime, Formality or equivalent tools.

    Public Compensation:

    $173,000/year to $249,000/year + bonus + equity + benefits

    **Industry:** Internet

    Equal Opportunity:

    Meta is proud to be an Equal Employment Opportunity and Affirmative Action employer. We do not discriminate based upon race, religion, color, national origin, sex (including pregnancy, childbirth, or related medical conditions), sexual orientation, gender, gender identity, gender expression, transgender status, sexual stereotypes, age, status as a protected veteran, status as an individual with a disability, or other applicable legally protected characteristics. We also consider qualified applicants with criminal histories, consistent with applicable federal, state and local law. Meta participates in the E-Verify program in certain locations, as required by law. Please note that Meta may leverage artificial intelligence and machine learning technologies in connection with applications for employment.

     

    Meta is committed to providing reasonable accommodations for candidates with disabilities in our recruiting process. If you need any assistance or accommodations due to a disability, please let us know at [email protected].

     


    Apply Now



Recent Searches

  • Instructor Electrical Line Technician (Michigan)
  • wing prior (United States)
[X] Clear History

Recent Jobs

  • ASIC Implementation Engineer - Synthesis
    Meta (Sunnyvale, CA)
  • Sr. Application Developer (Data Mastering) - Remote
    Lincoln Financial (Radnor, PA)
[X] Clear History

Account Login

Cancel
 
Forgot your password?

Not a member? Sign up

Sign Up

Cancel
 

Already have an account? Log in
Forgot your password?

Forgot your password?

Cancel
 
Enter the email associated with your account.

Already have an account? Sign in
Not a member? Sign up

© 2025 Alerted.org