"Alerted.org

Job Title, Industry, Employer
City & State or Zip Code
20 mi
  • 0 mi
  • 5 mi
  • 10 mi
  • 20 mi
  • 50 mi
  • 100 mi
Advanced Search

Advanced Search

Cancel
Remove
+ Add search criteria
City & State or Zip Code
20 mi
  • 0 mi
  • 5 mi
  • 10 mi
  • 20 mi
  • 50 mi
  • 100 mi
Related to

  • Design Verification Engineer

    Meta (Redmond, WA)



    Apply Now

    Summary:

    Reality Labs focuses on delivering Meta's vision through AI-first devices that leverage our wearable technologies. The compute performance and power efficiency requirements require custom silicon. We are driving the state-of-the-art forward with highly integrated SoCs that leverage breakthrough work in computer vision, machine learning, mixed reality, graphics, displays, sensors, and new ways to map the human body. Our chips will enable Meta’s Wearable devices that blend our real and virtual worlds throughout the day. We believe the only way to achieve our goals is to look at the entire stack, from transistors, through architecture, firmware, and algorithms.

    Required Skills:

    Design Verification Engineer Responsibilities:

    1. Define and implement verification plans, and build test benches for block, IP, sub-system, and SoC level verification

    2. Develop functional tests based on verification test plan

    3. Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage

    4. Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality

    5. Debug, root-cause and resolve functional failures in the design, partnering with the Design team

    Minimum Qualifications:

    Minimum Qualifications:

    6. Currently has, or is in the process of obtaining a Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience. Degree must be completed prior to joining Meta

    7. 2+ years of hands-on experience in SystemVerilog/UVM methodology or C/C++ based verification

    8. 2+ years experience in block/IP/sub-system and/or SoC level verification based on SystemVerilog UVM/OVM based methodologies

    9. Experience in EDA tools and scripting (Python, TCL, Perl, Shell) used to build tools and flows for verification environments

    Preferred Qualifications:

    Preferred Qualifications:

    10. Experience with revision control systems like Mercurial(Hg), Git or SVN

    11. Experience in architecting and implementing Design Verification infrastructure and executing the full verification cycle

    12. Experience in development of Universal Verification Methodology (UVM) based verification environments from scratch

    13. Experience verifying ARM/RISC-V based sub-systems and SoCs

    14. Experience verifying CPU/GPU designs

    15. Experience in one or more of the following areas: SystemVerilog Assertions (SVA), Formal, and Emulation

    16. Track record of 'first-pass success' in Application-Specific Integrated Circuit (ASIC) development cycle

    Public Compensation:

    $114,000/year to $166,000/year + bonus + equity + benefits

    **Industry:** Internet

    Equal Opportunity:

    Meta is proud to be an Equal Employment Opportunity and Affirmative Action employer. We do not discriminate based upon race, religion, color, national origin, sex (including pregnancy, childbirth, or related medical conditions), sexual orientation, gender, gender identity, gender expression, transgender status, sexual stereotypes, age, status as a protected veteran, status as an individual with a disability, or other applicable legally protected characteristics. We also consider qualified applicants with criminal histories, consistent with applicable federal, state and local law. Meta participates in the E-Verify program in certain locations, as required by law. Please note that Meta may leverage artificial intelligence and machine learning technologies in connection with applications for employment.

     

    Meta is committed to providing reasonable accommodations for candidates with disabilities in our recruiting process. If you need any assistance or accommodations due to a disability, please let us know at [email protected].

     


    Apply Now



Recent Searches

  • Sr Content Process Manager (Alabama)
  • Software Engineer NotebookLM Backend (United States)
  • Learning Consultant (Rhode Island)
  • Senior Machine Learning Engineer (Illinois)
[X] Clear History

Recent Jobs

[X] Clear History

Account Login

Cancel
 
Forgot your password?

Not a member? Sign up

Sign Up

Cancel
 

Already have an account? Log in
Forgot your password?

Forgot your password?

Cancel
 
Enter the email associated with your account.

Already have an account? Sign in
Not a member? Sign up

© 2025 Alerted.org